# **Verilog** – a hardware description language (HDL)

Two ways to describe a circuit in Verilog:

- 1. Structural—using circuit elements eg. logic gates.
- 2. Behavioural –using logic expressions & programming constructs

A Verilog **model** (project) is composed of one or more **modules**. Example:

- Module "system" is the parent of "comp\_1" and "comp\_2".
- Module "comp 2" is the parent of "sub 3".



## (From: "Quick Start Guide to Verilog" p.18)



## (From: "Quick Start Guide to Verilog" p.19)



# General syntax for module and port

Ch.2

**p.3** 

```
module module_name [(port_name{, portname })];
    [parameter declarations]
                                         Means can optionally have more like this.
    [input] declarations] 🔻
     [output declarations] 🖣
                                           [Means optional]
    [inout declarations] *
                                           (Will learn these
    [wire or tri declarations]
                                          keywords later.)
    [reg or integer declarations]
    [assign continuous assignments] 
For simple combinational logic
    [initial block] ← Used in test-bench module only
    [always blocks] [gate instantiations] [module instantiations]
endmodule.
                        For more complex combinational logic or sequential logic
                  No need to have ";" here!
```

#### **Verilog Signals:**

- 1. Net represents a circuit node, for combinational logic circuits <u>only</u>.
  - (a) wire a simple connection between components.
  - (b) **tri** as **wire** but for a net driven by multiple sources.
- 2. Variable
  - (a) reg models logic storage. Sequential logic circuits must use it.
  - (b) **integer** 32-bit signed number, usually for loop control.

### **Verilog Signal values:**

- 0 logic zero (false)
- 1 logic one (true)
- X or x unknown or don't care value
- Z or z high-impedance value

A **scalar** is 1-bit; while **vector** is multi-bit e.g. **wire** [31:0] bus; A **parameter** is for representing a constant value, usually to be used multiple times in the file. For example: **parameter** BUS\_WIDTH = 64;

```
Port names
                   // Full adder
 Example:
                   module fulladd (Cin, x, y, s, Cout);
                                                               The always block will be executed
Ch.2 p.4
                       input Cin, x, y;
                                                               only if any variable in its
                       output reg s, Cout;
                                                               sensitivity list has been changed.
  Default to wire
  if type is not
                       always @(Cin, x, y)
  specified.
                                                                        reg can be assiged value in
                       begin
                                                                        always block, but not for
                           case \{Cin, x, y\}
                              3'b000: \{Cout, s\} = b00;
                                                                        wire.
Other
                     3-bit
                               3'b001: \{Cout, s\} = b01;
                                                                         If not specified,
examples
                              3'b010: \{Cout, s\} = b01;
                 In binary
on p.5:
                                                                         the compiler
                               3'b011: \{Cout, s\} = b10;
           the binary number 10 = (2)_{10}
'b10
                                                                         will decide how
           the hex number 10 = (16)_{10}
                               3'b100: \{Cout, s\} = b01;
'h10
                                                                         many bits from
           the binary number 0100 = (4)_{10}
4'b100
                               3'b101: \{Cout, s\} = b10;
           an unknown 4-bit value xxxx
                                                                         the data
4'bx
                               3'b110: \{Cout, s\} = 'b10;
           _ can be inserted for readability
8'b1000 0011
                               3'b111: \{Cout, s\} = 'b11;
           equivalent to 8'b1111_xxxx
8'hfx
                           endcase
                                              These 2 scalars are combined to form
                       end
                                              a 2-bit vector. (Concatentation.)
```

endmodule

The above example implements the Full Adder's truth-table using a **case** structure in an **always** block. (The case structure must be inside an **always** block.)

The following example shows how the Full Adder can also be implemented from its boolean equations through two assign statements.

```
module fulladd (Cin, x, y, s, Cout); // Pre-2001 style
input Cin, x, y; // They are type wire by default
output s, Cout; // Note that they are also type wire in this example

assign s = x ^ y ^ Cin; // ^ is XOR
assign Cout = (x & y) | (y & Cin) | (x & Cin); // & is AND, | is OR
endmodule
```

#### Notes:

- 1. Only wire can be assigned a value (on the LHS) in an assign statement.
- 2. Only **reg** can be assigned a value (on the LHS) within an always block.
- 3. The assign statements are considered to be in parallel, their sequence is not important.

The Full Adder can also be implemented by connecting logic gates together as in Fig 2-11. This is said to be in *structural* description; while the above two examples are in *behaviour* description.

## Verilog Operators (Notes Ch.2 p.8 and "Quick Start Guide to Verilog" p.23)

- 1. **Bitwise** result length is same as the longest operand.
  - Z = ~X; // invert each bit in X.

OR XOR XNOR

NAND NOR

- Z = X & Y; // AND each bit of X with each bit of Y. (Others:  $^{\uparrow}$ ,  $^{\land}$ ,  $^{\sim}$ ^)
- 2. **Reduction** result is 1-bit long.
  - bit = &X; // AND all bits in vector X together. (Others: |, ~&, ~[, ^, ~^)
- 3. **Logical & Relational** result is 1-bit: 1 for true, 0 for false.
  - If(!X)... // If X is true (non-0), result=0 (false). If X is false (0), result=1.
  - if (X == Y)... // If X is equal to Y, result=1 (true), else result=0 (false).
  - if (X != Y)... // not equal. (Others: >, <, >=, <=)
- 4. **Arithmetic (Numerical)** result length is same as the longest operand.
  - Z = A % B; // Modulo, ie. remainder. (Others: +, -, \*, /, \*\*)
- 5. **Shift** result length is same as the operand.
  - Z = X << 4; // Shift X left 4 times and fill empty LSB location with 0s.
  - Z = X >> 4; // Shift X right 4 times and fill empty MSB location with 0s.

- 6. **Concatenation** result length is the sum of all operands' lengths.
  - Z = {A, B, C}; // If A is 2'b11, B is 1'b0, C is 1'b1 then Z will be 4'b1101.

#### 7. Conditional

• Z = (A) ? 10 : 20; // If A is true (non-0) then Z = 10, else Z = 20.

| Operators     | Precedence | Notes                           |  |
|---------------|------------|---------------------------------|--|
| ! ~ + -       | Highest    | Bitwise/Unary                   |  |
| {} {{}}       |            | Concatenation/Replication       |  |
| ()            | <b>↓</b>   | No operation, just parenthesis  |  |
| **            |            | Power                           |  |
| * / %         |            | Binary Multiply/Divide/Modulo   |  |
| + -           | <b>↓</b>   | Binary Addition/Subtraction     |  |
| << >> <<< >>> |            | Shift Operators                 |  |
| < <= > >=     |            | Greater/Less than Comparisons   |  |
| == !=         | <b>↓</b>   | Equality/Inequality Comparisons |  |
| & ~&          |            | AND/NAND Operators              |  |
| ^ ~^          |            | XOR/XNOR Operators              |  |
| ~             | <b>↓</b>   | OR/NOR Operators                |  |
| &&            |            | Boolean AND                     |  |
|               |            | Boolean OR                      |  |
| ?:            | Lowest     | Conditional Operator            |  |

From: "Quick Start Guide to Verilog" p.28

See also notes Ch.2, p.9

### **Concurrent statements (Notes Ch.2 p.7-9)**

- In any HDL (hardware description language) including Verilog, the statements represent different parts of the circuit and the signals in them may change concurrently (i.e. at the same time).
- Concurrent statements are considered in parallel and the sequence of statements in the code does not matter.
- In Verilog, concurrency can be achieved by:
  - Continuous assignment with keyword assign.
    - Can only assign to net type such as wire.
    - Models <u>combinational logic</u>.
    - Recommended for simple circuits.

```
Example:

wire a, b, c;

reg x, y;

assign a = b & c; // OK, a is of type wire.

assign b = a & x; // OK, b is of type wire.

assign y = a & b; // Error, as y is of type reg.
```

The order of these two continuous assign statements is not important.

# Example: Concurrent statements using continuous assignment:

```
wire A, B, C;

assign A = B;
assign B = C;

Generating the circuit diagram.
```

- In Verilog simulation, signal assignments of C to B, and B to A will take place at the same time (i.e. concurrently).
- During synthesis, signal B will be eliminated since it describes two wires in series.
- Automated synthesis tools will eliminate unnecessary signals.
- Different results from a sequentially executed computer program (where A will hold the original value of B, while the new value of B is copied from C).



### **Procedural assignments (Notes Ch.2 p.9-11)**

- Must be enclosed within procedural blocks:
  - o initial block execute one time at the beginning of the simulation.
  - o always block execute throughout the duration of the simulation.
  - Executed statements in the order they are listed in the code.
  - Can use programming constructs (while assign cannot).
  - Continuous assignments (assign) not allowed in these blocks.
- Can only assign to variable types (e.g. reg).
- Blocking assignment e.g. S = X + Y;
  - Suitable for modeling <u>combinational</u> logic circuits.
  - Assign values to LHS immediately.
- Non-blocking assignment e.g. S <= X + Y;</li>
  - Suitable for modeling <u>sequential</u> logic circuits.
  - Assign values to LHS only at the end of the initial or always block.

# From: "Quick Start Guide to Verilog" p.78

#### Example: Using Blocking Assignments to Model Combinational Logic

In this model, each of the inputs A, B, and C are listed in the sensitivity list so that the procedural block is triggered on any input transition. When using blocking assignments, the assignments inside of the block are evaluated and executed immediately. These two behaviors allow us to model combinational logic.





Both statement 1 and statement 2 are treated as separate circuits that execute concurrently when using blocking assignments.

LHS of statements in an **initial/always** block must be variable type (e.g. **reg**).

### Example: Using Non-Blocking Assignments to Model Sequential Logic

In this model, the always block will only trigger on the rising edge of a clock. When using non-blocking assignments, the assignments inside of the block are only executed at the end of the block. These two behaviors allow us to model sequential logic.





Notice that the value of B in statement 2 is not immediately updated with the assignment made in statement 1 due to the nature of non-blocking assignments.

LHS of statements in an **initial/always** block must be of variable type (e.g. **reg**).

## Programming Constructs - only allowed in procedural blocks (init or always).

• **if-else** Statements

Notes Ch.2 p.11-14

- case Statements
- casez and casex Statements allows x or z in input conditions.
- forever Loops
- while Loops

Not covered in notes.

- repeat Loops
- for Loops

## From: "Quick Start Guide to Verilog" p.75

#### Example: Using If-Else Statements to Model Combinational Logic

Implement the following truth table using an <u>if-else statement</u> within a procedural block.



When modeling combinational logic using a procedural assignment, all of the inputs to the circuit must be listed in the sensitivity list and blocking assignments are used.

In this model, three nested if-else statements are used to explicitly describe the input conditions corresponding to an output of a one. For all other input codes, the else clause is used to drive the output to a zero.

## From: "Quick Start Guide to Verilog" p.76

#### Example: Using Case Statements to Model Combinational Logic

Implement the following truth table using a case statement within a procedural block.



In this model, each binary input code is explicitly listed to create a model that mirrors the truth table format. Note that since the inputs are scalars, they must be concatenated so that 3-bit vectors can be listed as the input conditions. A default condition is needed to provide the output assignment for input codes containing X or Z.

Below are two alternative approaches of using a case statement that are more compact.

```
case ( {A,B,C} )
    3'b000 : F = 1'b1;
    3'b010 : F = 1'b1;
    3'b110 : F = 1'b1;
    default : F = 1'b0;
endcase
```

In this approach, only the input codes corresponding to an output of one are explicitly listed. The default clause is used to handle all other input codes corresponding to an output of zero.

```
case ( {A,B,C} )
    3'b000, 3'b010, 3'b111 : F = 1'b1;
    default : F = 1'b0;
endcase
```

In this model, the input codes corresponding to the output assignment of one are listed on the same line, comma-delimited.

Example: Using casex statement to model a priority encoder

The 2-bit output (Y1, Y0) indicates which input is 1.

If two or more inputs are 1, take the highest of them.

Output Z = 1 if any input is 1, else Z = 0.

|                |                |                | 4     |                       |                       |   |
|----------------|----------------|----------------|-------|-----------------------|-----------------------|---|
| W <sub>3</sub> | W <sub>2</sub> | W <sub>1</sub> | $w_0$ | <i>y</i> <sub>1</sub> | <i>y</i> <sub>0</sub> | Z |
| 0              | 0              | 0              | 0     | 0                     | 0                     | 0 |
| 0              | 0              | 0              | 1     | 0                     | 0                     | 1 |
| 0              | 0              | 1              | Χ     | 0                     | 1                     | 1 |
| 0              | 1              | Χ              | Χ     | 1                     | 0                     | 1 |
| 1              | Χ              | Χ              | X     | 1                     | 1                     | 1 |

X's are allowed as input conditions in **casex** but not in **case** statements.

Notes Ch.2 p.13

module priority (w, y, z);

input [3:0] w;

output reg [1:0] y;

output z;

assign z=(w!=0);

always @(w)∢

begin

casex (w)

4'b(xxx): y = 3;

4'b01xx: y = 2;

4-bit

4'b001x: y = 1;

**default**: y = 0;

endcase

end

endmodule

If w is not 0000 return 1 to z, else return 0 to z.

Two concurrent statements running at the same time.

If any changes in w then run the **always** block.

Can assign to reg but not wire in an always block.

## Example: Using for statement to model a 4-bit adder

